5A, 26V, 380kHz, Synchronous Step-Down Converter

#### **Features**

- Wide Input Voltage from 4.5V to 26V
- **Output Current Up to 5A**
- Adjustable Output Voltage from 0.8V to 90%VIN
  - 0.8V Reference Voltage
  - ±2.5% System Accuracy
- Integrated 50m& P-Channel Power MOSFET and 20m& N-Channel Power MOSFET
- High Efficiency up to 95%
- **Current-Mode Operation** 
  - Stable with Ceramic Output Capacitors
  - Fast Transient Response
- **Power-On-Reset Monitoring**
- Automatic Pulse-Skipping Mode (PSM)/PWM **Mode Operation**
- **Built-in Digital Soft-Start**
- **Output Current-Limit Protection with Frequency Foldback**
- 70% Under-Voltage Protection
- **Over-Temperature Protection**
- 118% Over-Voltage Protection
- <5∝A Quiescent Current During Shutdown
- Thermal-Enhanced TQFN5x6-28 Package
- Pb-Free Available as an Option
- Lead Free and Green Devices Available (RoHS Compliant)

# **Applications**

- LCD Monitor / TV
- SetTop Box
- Portable DVD
- Wireless LAN
- ADSL. Switch HUB
- **Notebook Computer**
- Step-Down Converters Requiring High Efficiency and 5A Output Current

## **General Description**

The JTMA7083 is a 5A, synchronous, step-down converter with integrated 50m& P-channel power MOSFET and 20m& N-channel power MOSFET. The device, with current-mode control scheme, can convert 4.5~26V input voltage to the output voltage adjustable from 0.8 to 90% V<sub>IN</sub> to provide excellent output voltage regulation.

The JTMA7083 regulates the output voltage in an automatic PSM/PWM mode operation, depending on the output current, for high efficiency operation over light to full load current. The JTMA7083 is also equipped with poweron-reset, soft-start, and whole protections (including overvoltage, under-voltage, over-temperature, and current-Fixed 380kHz Switching Frequency in PWM Mode limit) in a single package. In shutdown mode, the supply current drops below 5∞A.

> This device, available in 28-pin TQFN5x6 package, provides a very compact system solution with minimal external components and good thermal conductance.

## Simplified Application Circuit



JIATAIMU reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

## **Ordering and Marking Information**



Note: JIATAIMU lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. JIATAIMU lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. JIATAIMU defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

## **Pin Configuration**



## **Absolute Maximum Ratings** (Note 1)

| Symbol           | Parameter                                      | Rating         | Unit            |    |
|------------------|------------------------------------------------|----------------|-----------------|----|
| Vin              | VIN Supply Voltage (VIN to GND)                |                | -0.3 ~ 30       | V  |
| V <sub>L</sub> X | LX to GND Voltage                              | > 100ns        | -1 ~ VIN +0.3   | V  |
| Vzcs             | ZCS to GND Voltage                             | < 100ns        | -5 ~ VIN +6     |    |
| Vcc              | VCC Supply Voltage (VCC to GND)                | VIN > 6.2V     | -0.3 ~ 6.5      | V  |
| <b>V</b> CC      | voe supply vollage (voe to site)               | Vin δ 6.2V     | Vin+0.3         |    |
| Vugnd_gnd        | UGND to GND Voltage                            | -0.3 ~ VIN+0.3 | V               |    |
| VVIN_UGND        | VIN to UGND Voltage                            | -0.3 ~ 6.5V    | V               |    |
|                  | EN to GND Voltage                              |                | 20              | V  |
|                  | FB, COMP to GND Voltage                        |                | -0.3 ~ Vcc +0.3 | V  |
|                  | Maximum Junction Temperature                   | 150            | °C              |    |
| Тѕтѕ             | Storage Temperature                            | -65 ~ 150      | °C              |    |
| Tsdr             | Maximum Lead Soldering Temperature, 10 Seconds |                | 260             | °C |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Thermal Characteristics**

| Symbol | Parameter                                                       | Typical Value | Unit |
|--------|-----------------------------------------------------------------|---------------|------|
| \JA    | Junction-to-Ambient Resistance in Free Air (Note 2)  TQFN5x6-28 | 75            | °C/W |

Note 2: 🖟 is measured with the component mounted on a high effective thermal conductivity test board in free air.

# **Recommended Operating Conditions** (Note 3)

| Symbol | Parameter                   | Range         | Unit |
|--------|-----------------------------|---------------|------|
| Vin    | VIN Supply Voltage          | 4.5 ~ 26      | V    |
|        | VCC Supply Voltage          | 4.0 ~ 5.5     | V    |
| Vouт   | Converter Output Voltage    | 0.8 ~ 90% Vin | V    |
| Іоит   | Converter Output Current    | 0~5           | Α    |
|        | VCC Input Capacitor         | 0.22 ~ 2.2    | ∞F   |
|        | VIN-to-UGND Input Capacitor | 0.22 ~ 2.2    | ∞F   |
| TA     | Ambient Temperature         | -40 ~ 85      | °C   |
| TJ     | Junction Temperature        | -40 ~ 125     | °C   |

Note 3: Refer to the typical application circuits.

# JTMA7083

## **Electrical Characteristics**

Refer to the typical application circuits. These specifications apply over  $V_{IN}=12V$ ,  $V_{OUT}=3.3V$  and  $T_A=-40\sim85$  och unless otherwise specified.  $V_{CC}$  is regulated by an internal regulator. Typical values are at  $T_A=25$  oc.

| Symbol   | Parameter                                | Test Conditions                                                             |      | Unit  |      |      |
|----------|------------------------------------------|-----------------------------------------------------------------------------|------|-------|------|------|
| Syllibol | Faranietei                               | rest conditions                                                             | Min. | Тур.  | Max. | Onit |
| SUPPLY   | CURRENT                                  |                                                                             |      | •     |      |      |
| Ivin     | VIN Supply Current                       | V <sub>FB</sub> = 0.85V, V <sub>EN</sub> = 3V, LX = Open                    | -    | 1.0   | 2.0  | mA   |
| IVIN_SD  | VIN Shutdown Supply Current              | VEN = 0V, VIN = 26V                                                         | -    | -     | 5    | ∞A   |
| Ivcc     | VCC Supply Current                       | V <sub>EN</sub> = 3V, V <sub>CC</sub> = 5.0V                                | -    | 0.7   | -    | mA   |
| Ivcc_sd  | VCC Shutdown Supply Current              | V <sub>EN</sub> = 0V, V <sub>CC</sub> = 5.0V                                | -    | -     | 1    | ∞A   |
| VCC 4.2V | LINEAR REGULATOR                         | •                                                                           |      |       |      | •    |
|          | Output Voltage                           | V <sub>IN</sub> = 5.2 ~ 26V, Io = 0 ~ 8mA                                   | 4.0  | 4.2   | 4.5  | V    |
|          | Load Regulation                          | lo = 0 ~ 8mA                                                                | -60  | -40   | 0    | mV   |
|          | Current-Limit                            | Vcc > POR Threshold                                                         | 8    | -     | 30   | mA   |
| VIN-TO-U | GND 5.5V LINEAR REGULATOR                |                                                                             | •    | •     | •    |      |
|          | Output Voltage (Vvin-ugnd)               | V <sub>IN</sub> = 6.2 ~ 26V, I <sub>O</sub> = 0 ~ 10mA                      | 5.3  | 5.5   | 5.7  | V    |
|          | Load Regulation                          | Io = 0 ~ 10mA                                                               | -80  | -60   | 0    | mV   |
|          | Current-Limit                            | V <sub>IN</sub> = 6.2 ~ 26V                                                 | 10   | -     | 30   | mA   |
| POWER-0  | ON-RESET (POR) AND LOCKOUT V             | OLTAGE THRESHOLDS                                                           |      | •     | •    |      |
|          | VCC POR Voltage Threshold                | Vcc rising                                                                  | 3.7  | 3.9   | 4.1  | V    |
|          | VCC POR Hysteresis                       |                                                                             | -    | 0.15  | -    | V    |
|          | EN Lockout Voltage Threshold             | Ven rising                                                                  | 2.4  | 2.5   | 2.6  | V    |
|          | EN Lockout Hysteresis                    |                                                                             | -    | 0.2   | -    | V    |
|          | VIN-to-UGND Lockout Voltage<br>Threshold | Vvin-ugnd rising                                                            | -    | 3.5   | -    | V    |
|          | VIN-to-UGND Lockout Hysteresis           |                                                                             | -    | 0.2   | -    | V    |
| REFERE   | NCE VOLTAGE                              |                                                                             |      |       |      |      |
| VREF     | Reference Voltage                        |                                                                             | -    | 0.8   | -    | V    |
|          |                                          | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 0A, V <sub>IN</sub> = 12V         | -1   | -     | +1   |      |
|          | Output Voltage Accuracy                  | T <sub>J</sub> = -40 ~ 125°C, lout = 0 ~ 3A,<br>V <sub>IN</sub> = 4.5 ~ 26V | -2.5 | -     | +2.5 | %    |
|          | Line Regulation                          | VIN = 4.5V to 26V, IOUT = 0A                                                | -    | 0.1   | -    | %    |
|          | Load Regulation                          | lоuт < 1A                                                                   | -    | -0.3  | -    | %/A  |
|          | Load Negulation                          | lоuт = 1 ~ 5A                                                               | -    | -0.53 | -    | /0/A |
| OSCILLA  | TOR AND DUTY                             |                                                                             |      | •     | •    |      |
| Fosc     | Oscillator Running Frequency             | V <sub>IN</sub> = 4.5 ~ 26V                                                 | 340  | 380   | 420  | kHz  |
|          | Foldback Frequency                       | V <sub>FB</sub> = 0V                                                        | -    | 80    | -    | kHz  |
|          | Maximum Converter's Duty Cycle           |                                                                             | -    | 93    | -    | %    |
|          | Minimum Pulse Width of LX                | VIN = 4.5 ~ 26V                                                             | -    | 200   | -    | ns   |
| CURREN   | T-MODE PWM CONVERTER                     | 1                                                                           | ı    | 1     | 1    |      |
| Gm       | Error Amplifier Transconductance         |                                                                             | -    | 400   | -    | ∞A/V |
|          | Error Amplifier DC Gain                  | COMP = Open                                                                 | 60   | 80    | -    | dB   |

# JTMA7083

# **Electrical Characteristics (Cont.)**

Refer to the typical application circuits. These specifications apply over  $V_{IN}=12V$ ,  $V_{OUT}=3.3V$  and  $T_A=-40\sim85$  och unless otherwise specified.  $V_{CC}$  is regulated by an internal regulator. Typical values are at  $T_A=25$  oc.

| Symbol  | Parameter                                 | Test Conditions                                    |      | Unit |      |       |
|---------|-------------------------------------------|----------------------------------------------------|------|------|------|-------|
| Symbol  | i arameter                                | rest conditions                                    | Min. | Тур. | Max. | Oilit |
| CURREN  | T-MODE PWM CONVERTER (CONT.)              |                                                    | •    |      | •    |       |
|         | Current-Sense Resistance                  |                                                    | -    | 0.12 | -    | &     |
|         | High-side Switch Resistance               | Between VIN and Exposed Pad, T <sub>J</sub> = 25°C | -    | 50   | 80   | m&    |
|         | Low-side Switch Resistance                | Between GND and Exposed Pad, $T_J = 25^{\circ}C$   | -    | 20   | 30   | m&    |
| PROTECT | TIONS                                     |                                                    |      |      |      |       |
| Ішм     | P-Channel Power MOSFET<br>Current-Limit   | Peak Current                                       | 6    | 8    | 10   | Α     |
| Vuv     | FB Under-Voltage Threshold                | V <sub>FB</sub> falling                            | 66   | 70   | 74   | %     |
|         | FB Under-Voltage Hysteresis               |                                                    | -    | 40   | -    | mV    |
|         | FB Under-Voltage Debounce                 |                                                    | -    | 2    | -    | ∞s    |
| Vov     | FB Over-Voltage Threshold                 | V <sub>FB</sub> Rising                             | 114  | 118  | 122  | %     |
|         | FB Over-Voltage Hysteresis                |                                                    | -    | 40   | -    | mV    |
| Тотр    | Over-Temperature Trip Point               |                                                    | -    | 150  | -    | °C    |
|         | Over-Temperature Hysteresis               |                                                    | -    | 50   | -    | °C    |
| T□      | Dead-Time                                 | VLX = -0.7V, VIN = 4.5 ~ 26V                       | -    | 30   | -    | ns    |
| SOFT-ST | ART, ENABLE, AND INPUT CURREN             | rs                                                 |      |      |      |       |
| tss     | Soft-Start Interval                       |                                                    | -    | 8    | -    | ms    |
|         | Preceding Delay before Soft-Start         |                                                    | =    | 11   | -    | ms    |
|         | EN Logic Low Voltage                      | VEN falling, VIN = 4.5 ~ 26V                       | -    | -    | 0.5  | V     |
|         | EN Logic High Voltage                     | VEN rising, VIN = 4.5 ~ 26V                        | 2.1  | -    | -    | V     |
|         | EN Pin Clamped Voltage                    | I <sub>EN</sub> = 10mA                             | 12   | -    | 17   | V     |
|         | P-Channel Power MOSFET Leakage<br>Current | VEN = 0V, VLX = 0V, VIN = 26V                      | -    | -    | 4    | ∝A    |
| lfв     | FB Pin Input Current                      | V <sub>FB</sub> = 0.8V                             | -100 | -    | +100 | ∝A    |
| len     | EN Pin Input Current                      | Ven < 3V                                           | -500 | -    | +500 | ∝A    |

# **Typical Operating Characteristics**













# **Typical Operating Characteristics (Cont.)**





# **Operating Waveforms**

Refer to the "Typical Application Circuit". The test conditions are  $V_{IN}=12V$ ,  $V_{OUT}=3.3V$ , L1=3.3  $^{\circ}$ H, C4=66  $^{\circ}$ F,  $T_{A}=25$   $^{\circ}$ C unless otherwise specified.

### **Load Transient Response**



CH1: Vour, 200mV/Div, offset=3.3V

CH2: I<sub>L1</sub>, 2A/Div, DC TIME: 100∝s/Div

### **Load Transient Response**



CH1: Vour, 200mV/Div, offset=3.3V

CH2: I<sub>L1</sub>, 2A/Div, DC TIME: 100∝s/Div

#### **Power On**



CH1: V<sub>IN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 2V/Div, DC CH3: I<sub>L1</sub>, 5A/Div, DC TIME: 5ms/Div

#### Power Off



CH1: V<sub>IN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 2V/Div, DC CH3: I<sub>L1</sub>, 5A/Div, DC TIME: 5ms/Div

# **Operating Waveforms (Cont.)**

Refer to the "Typical Application Circuit". The test conditions are  $V_{IN}=12V$ ,  $V_{OUT}=3.3V$ , L1=3.3  $^{\circ}$ H, C4=66  $^{\circ}$ F,  $T_{A}=25$   $^{\circ}$ C unless otherwise specified.

## **Enable Through EN Pin**



CH1: V<sub>EN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 2V/Div, DC CH3: I<sub>L1</sub>, 5A/Div, DC TIME: 5ms/Div

## Shutdown Through EN Pin



CH1: V<sub>EN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 2V/Div, DC CH3: I<sub>L1</sub>, 5A/Div, DC TIME: 5ms/Div

#### **Over Current**



CH1: V<sub>OUT</sub>, 1V/Div, DC CH2: I<sub>L1</sub>, 5A/Div, DC TIME: 50∞s/Div

#### **Short Circuit**



CH1: Vout, 1V/Div, DC CH2: IL1, 5A/Div, DC TIME: 50ms/Div

# **Operating Waveforms (Cont.)**

Refer to the "Typical Application Circuit". The test conditions are  $V_{\text{IN}}=12\text{V}$ ,  $V_{\text{OUT}}=3.3\text{V}$ , L1=3.3cH, C4=66cF,  $T_{\text{A}}=25\text{c}C$  unless otherwise specified.

## **Switching Waveform**



CH1: V<sub>LX</sub>, 5V/Div, DC CH2: I<sub>L1</sub>, 2A/Div, DC TIME: 1∝s/Div

## **Switching Waveform**



CH1: V<sub>LX</sub>, 5V/Div, DC CH2: I<sub>L1</sub>, 2A/Div, DC TIME: 1∝s/Div

### **Line Transient Response**



CH1: V<sub>IN</sub>, 10V/Div, DC

CH2: Vout, 100mV/Div, offset=3.3V

TIME: 100∞s/Div

# **Pin Description**

| Р          | IN   | FUNCTION                                                                                                                                                                                                                                                                               |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.        | NAME | TONOTION                                                                                                                                                                                                                                                                               |
| 1          | FB   | Feedback Input. The IC senses feedback voltage via FB and regulate the voltage at 0.8V. Connecting FB with a resistor-divider from the output set the output voltage in the range from 0.8V to 90% V <sub>IN</sub> .                                                                   |
| 2          | COMP | Output of error amplifier. Connect a series RC network from COMP to GND to compensate the regulation control loop. In some cases, an additional capacitor from COMP to GND is required                                                                                                 |
| 3          | zcs  | Zero-Crossing Sense pin. Please externally connect this pin with LX.                                                                                                                                                                                                                   |
| 4~7, 22    | PGND | POWER Ground pins. All these pins must be connected externally to the power ground plane.                                                                                                                                                                                              |
| 8~20       | LX   | Power Switching Output. Connect this pin to the underside Exposed Pad.                                                                                                                                                                                                                 |
| 21, 23, 24 | VIN  | Power Input. VIN supplies the power (4.5V to 26V) to the control circuitry, gate driver and step-down converter switch. Connecting a ceramic bypass capacitor and a suitably large capacitor between VIN and GND eliminates switching noise and voltage ripple on the input to the IC. |
| 25         | EN   | Enable Input. EN is a digital input that turns the regulator on or off. Drive EN high to turn on the                                                                                                                                                                                   |
| 26         | UGND | Gate driver power ground of the P-channel Power MOSFET. A linear regulator regulates a 5.5V voltage between VIN and UGND to supply power to P-channel MOSFET gate driver. Connect a ceramic capacitor (1xF typ.) between VIN and UGND for noise decoupling and stability of            |
| 27         | VCC  | Bias input and 4.2V linear regulator's output. This pin supplies the bias to some control circuits.  The 4.2V linear regulator converts the voltage on VIN to 4.2V to supply the bias when no external 5V power supply is connected with VCC. Connect a ceramic capacitor (1xF typ.)   |
| 28         | GND  | Signal Ground.                                                                                                                                                                                                                                                                         |

# **Block Diagram**



# **Typical Application Circuit**

4.5~26V Single Power Input Step-down Converter (with Ceramic Input/Output Capacitors)



Recommended Feedback Compensation Network Components List:

| Vin | Vоит | L1   | C4   | C4 ESR | R1   | R2   | C7   | R4   | C5   | C6   |
|-----|------|------|------|--------|------|------|------|------|------|------|
| (V) | (V)  | (∞H) | (∞F) | (m&)   | (k&) | (k&) | (pF) | (k&) | (pF) | (pF) |
| 12  | 5    | 3.3  | 66   | 3      | 63.4 | 12   | 68   | 24   | 1000 | 22   |
| 12  | 3.3  | 3.3  | 66   | 3      | 47   | 15   | 82   | 20   | 1500 | 22   |
| 12  | 1.2  | 3.3  | 66   | 3      | 7.5  | 15   | 270  | 12   | 2200 | 22   |

## **Function Description**

#### **Main Control Loop**

The JTMA7083 is a constant frequency current mode switching regulator. During normal operation, the internal P-channel power MOSFET is turned on each cycle when the oscillator sets an internal RS latch and would be turned off when an internal current comparator (ICMP) resets the latch. The peak inductor current at which ICMP resets the RS latch is controlled by the voltage on the COMP pin, which is the output of the error amplifier (EAMP). An external resistive divider connected between Vout and ground allows the EAMP to receive an output feedback voltage VFB at FB pin. When the load current increases, it causes a slight decrease in VFB relative to the 0.8V reference, which in turn causes the COMP voltage to increase until the average inductor current matches the new load current.

# VCC Power-On-Reset (POR) and EN Undervoltage Lockout

The JTMA7083 keeps monitoring the voltage on VCC pin to prevent wrong logic operations which may occur when VCC voltage is not high enough for the internal control circuitry to operate. The VCC POR has a rising threshold of 3.9V (typical) with 0.15V of hysteresis.

An external undervoltage lockout (UVLO) is sensed and programmed at the EN pin. The EN UVLO has a rising threshold of 2.5V with 0.2V of hysteresis. The EN UVLO should be programmed by connecting a resistive divider from VIN to EN to GND.

After the VCC, EN, and VIN-to-UGND voltages exceed their respective voltage thresholds, the IC starts a start-up process and then ramps up the output voltage to the setting of output voltage. Connecting a RC network from EN to GND is for setting a turn-on delay that can be used to sequence the output voltages of multiple devices.

#### VCC 4.2V Linear Regulator

VCC is the output terminal of the internal 4.2V linear regulator which is powered from VIN and provides power to the JTMA7083. The linear regulator designed to be stable with a low-ESR ceramic output capacitor powers the internal control circuitry, then bypasses VCC to GND with a ceramic capacitor of at least 0.22 $\propto$ F. In order to provide

good noise decoupling, please place the capacitor physically close to the IC. The linear regulator is not intended for powering up any external loads. Do not connect any external load to VCC. The linear regulator is also equipped with current-limit protection to protect itself during overload or short-circuit conditions on VCC pin.

#### VIN-to-UGND 5.5V Linear Regulator

The built-in 5.5V linear regulator regulates a 5.5V voltage between VIN and UGND pins to supply bias and gate charge for the P-channel Power MOSFET gate driver. The linear regulator is designed to be stable with a low-ESR ceramic output capacitor of at least 0.22∞F. It is also equipped with current-limit function to protect itself during over-load or short-circuit conditions between VIN and UGND.

The JTMA7083 shuts off the output of the converters when the output voltage of the linear regulator is below 3.5V (typical). The IC resumes working by initiating a new soft-start process when the linear regulator's output voltage is above the undervoltage lockout voltage threshold.

#### **Digital Soft-Start**

The JTMA7083 has a built-in digital soft-start to control the output voltage rise and limit the input current surge during start-up. During soft-start, an internal ramp, connected to the one of the positive inputs of the error amplifier, rises up from 0V to 1V to replace the reference voltage (0.8V) until the ramp voltage reaches the reference voltage.

The device is designed with a preceding delay about 10.8ms (typical) before soft-start process.

#### Enable/Shutdown

Driving EN to ground places the JTMA7083 in shutdown. When in shutdown, the internal power MOSFET turns off, all internal circuitry shuts down and the quiescent supply current of VIN reduces to  $<1 \times A$  (typical).

#### **Output Under-Voltage Protection**

In the process of operation, if a short-circuit occurs, the output voltage will drop quickly. Before the current-limit circuit responds, the output voltage will fall out of the re-

## **Function Description (Cont.)**

#### **Output Under-Voltage Protection (Cont.)**

quired regulation range. The under-voltage continually monitors the FB voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the under-voltage threshold, the IC shuts down converter's output. The under-voltage threshold is 70% of the nominal output voltage. The under-voltage comparator has a built-in  $2 \times s$  noise filter to prevent the chips from wrong UVP shutdown caused by noise. The under-voltage protection works in a hiccup mode without latched shutdown. The IC will initiate a new soft-start process at the end of the proceeding delay.

#### **Over-Temperature Protection (OTP)**

The over-temperature circuit limits the junction temperature of the JTMA7083. When the junction temperature exceeds  $T_J = +150$  | C, a thermal sensor turns off the power MOSFET, allowing the devices to cool. The thermal sensor allows the converter to start a start-up process and regulate the output voltage again after the junction temperature cools by 50 | C. The OTP is designed with a 50 | C hysteresis to lower the average  $T_J$  during continuous thermal overload conditions, increasing lifetime of the IC.

#### **Over-Voltage Protection**

The over-voltage function monitors the output voltage by FB pin. The FB voltage should increase over 118% of the reference voltage due to the high-side MOSFET failure, or for other reasons, the over-voltage protection comparator, will force the low-side MOSFET gate driver high. As soon as the output voltage is within regulation, the OVP comparator is disengaged. The chips will restore its normal operation. This OVP scheme only clamps the voltage overshoot, and does not invert the output voltage when otherwise activated with a continuously high output from low-side MOSFET driver - a common problem for OVP schemes with a latch.

#### **Current-Limit Protection**

The JTMA7083 monitors the output current, flowing through the P-channel power MOSFET, and limits the current peak at current-limit level to prevent loads and the IC from damages during overload or short-circuit conditions.

#### Frequency Foldback

When the output is shortened to the ground, the frequency of the oscillator will be reduced to about 80kHz. This lower frequency allows the inductor current to safely discharge, thereby preventing current runaway. The oscillator's frequency will gradually increase to its designed rate when the feedback voltage on FB approaches 0.8V again.

## **Application Information**

#### **Power Sequencing**

The JTMA7083 can operate with single or dual power input (s). In dual-power application, the voltage ( $V_{CC}$ ) applied at VCC pin must be lower than the voltage ( $V_{IN}$ ) on VIN pin. The internal parasitic diode from VCC to VIN will conduct due to the forward-voltage between VCC and VIN.

Therefore, VIN must be provided before Vcc.

#### **Setting Output Voltage**

The regulated output voltage is determined by:

$$V_{OUT} = 0.8 \oplus (1 + \frac{R1}{R2})$$
 (V)

Suggested R2 is in the range from 1k to 20k&. For portable applications, a 10k resistor is suggested for R2. To prevent stray pickup, please locate resistors R1 and R2 close to JTMA7083.

#### **Input Capacitor Selection**

Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the surge current needed each time the P-channel power MOSFET (Q1) turns on. Place the small ceramic capacitors physically close to the VIN and between the VIN and GND.

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current (IRMS) of the bulk input capacitor is calculated as the following equation:

$$I_{RMS} = I_{OUT} \oplus \overline{D \oplus (1-D)}$$
 (A)

where D is the duty cycle of the power MOSFET.

For a through hole design, several electrolytic capacitors may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating.



Figure 1. Converter Waveforms

#### **Output Capacitor Selection**

**V**out

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current ( $\square$ I). The output ripple is the sum of the voltages, having phase shift, across the ESR and the ideal output capacitor. The peak-to-peak voltage of the ESR is calculated as the following equations:

$$Vesr = \Box I \oplus ESR$$
 (3)

The peak-to-peak voltage of the ideal output capacitor is calculated as the following equations:

## **Application Information (Cont.)**

#### **Output Capacitor Selection (Cont.)**

$$\Box V_{COUT} = \frac{\Box I}{8 \oplus Fosc \oplus Cout} (V) \qquad .......(4)$$

For the applications using bulk capacitors, the  $\Box V_{\text{COUT}}$  is much smaller than the  $V_{\text{ESR}}$  and can be ignored. Therefore, the AC peak-to-peak output voltage ( $\Box V_{\text{OUT}}$ ) is shown as below:

$$\Box V_{OUT} = \Box I \oplus ESR$$
 (V) ......(5)

For the applications using ceramic capacitors, the  $V_{\text{ESR}}$  is much smaller than the  $\Box V_{\text{COUT}}$  and can be ignored. Therefore, the AC peak-to-peak output voltage ( $\Box V_{\text{COUT}}$ ) is close to  $\Box V_{\text{COUT}}$ .

The load transient requirement is a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the Equivalent Series Inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading.

#### **Inductor Value Calculation**

The operating frequency and inductor selection are interrelated in that higher operating frequencies permit the use of a smaller inductor for the same amount of inductor ripple current. However, this is at the expense of efficiency due to an increase in MOSFET gate charge losses. The equation (2) shows that the inductance value has a direct effect on ripple current.

Accepting larger values of ripple current allows the use of low inductances, but results in higher output voltage ripple

and greater core losses. A reasonable starting point for setting ripple current is  $\Box$ I  $\delta$  0.4  $\oplus$  Iout(MAX). Remember, the maximum ripple current occurs at the maximum input voltage. The minimum inductance of the inductor is calculated by using the following equation:

$$\frac{\text{Vout} \cdot (\text{V in} - \text{Vout})}{380000 \cdot \text{L} \cdot \text{V in}} \delta 2$$

$$\text{L}_{\epsilon} \frac{\text{Vout} \cdot (\text{Vin} - \text{Vout})}{760000 \cdot \text{Vin}} \tag{H} \tag{6}$$

where  $V_{IN} = V_{IN(MAX)}$ 

#### **Layout Consideration**

In high power switching regulator, a correct layout is important to ensure proper operation of the regulator. In general, interconnecting impedance should be minimized by using short, wide printed circuit traces. Signal and power grounds are to be kept separating and finally combined using ground plane construction or single point grounding. Figure 2 illustrates the layout, with bold lines indicating high current paths. Components along the bold lines should be placed close together. The following is a checklist for your layout:

- 1. Firstly, to initial the layout by placing the power components. Orient the power circuitry to achieve a clean power flow path. If possible, make all the connections on one side of the PCB with wide, copper filled areas.
- 2. In Figure 2, the loops with the same color bold lines conduct high slew rate current. These interconnecting impedances should be minimized by using wide, short printed circuit traces.
- 3. Keep the sensitive small signal nodes (FB, COMP) away from switching nodes (LX or others) on the PCB. Therefore, place the feedback divider and the feedback compensation network close to the IC to avoid switching noise. Connect the ground of feedback divider directly to the GND pin of the IC using a dedicated ground trace.
- 4. The VCC decoupling capacitor should be right next to the VCC and GND pins. Capacitor C2 should be connected as close to the VIN and UGND pins as possible.
- 5. Place the decoupling ceramic capacitor C1 near the VIN as close as possible. The bulk capacitors C8 are also placed near VIN. Use a wide power ground plane to connect the C1, C8, and C4 to provide a low impedance

## JTMA7083

# **Application Information (Cont.)**

# **Layout Consideration (Cont.)** path between the components for large and high slew 0.34mm 1.85mm 1.38mm rate current. Layout Consideration (Cont.) path between the components for large and high slew rate current. 0.225mm **PGND** LX Figure 2. Current Path Diagram Figure 4. Recommended Minimum Footprint Recommend 3.57mm 0.45 0.45 265mm 1. Recommended Minimum Footprint ппппппп Figure 3. Recommended Layout Diagram PGND 6 17 LX PGND 7 16 LX

15 LX

Figure 3. Recommended Layout Diagram

For dissipating heat

LX 8

Lout

\*Just

# **Package Information**

## TQFN5x6-28



| S      |             | TQFN5 | x6-28 |       |
|--------|-------------|-------|-------|-------|
| SYMBOL | MILLIMETERS |       | INC   | HES   |
| Ď      | MIN.        | MAX.  | MIN.  | MAX.  |
| Α      | 0.70        | 0.80  | 0.028 | 0.032 |
| A1     | 0.00        | 0.05  | 0.000 | 0.002 |
| А3     | 0.20        | REF   | 0.008 | REF   |
| b      | 0.25        | 0.35  | 0.010 | 0.014 |
| D      | 5.90        | 6.10  | 0.232 | 0.240 |
| D1     | 2.71        | 2.81  | 0.107 | 0.111 |
| D2     | 1.50        | 1.60  | 0.059 | 0.063 |
| D3     | 1.80        | 1.90  | 0.071 | 0.075 |
| Е      | 4.90        | 5.10  | 0.193 | 0.201 |
| E1     | 1.80        | 1.90  | 0.071 | 0.075 |
| E2     | 3.52        | 3.62  | 0.139 | 0.143 |
| E3     | 1.33        | 1.43  | 0.052 | 0.056 |
| е      | 0.65 BSC    |       | 0.026 | BSC   |
| L      | 0.35        | 0.45  | 0.014 | 0.018 |
| K      | 0.20        |       | 0.008 |       |
| Н      | 0.34 REF    |       | 0.013 | REF   |

# **Carrier Tape & Reel Dimensions**



| Application | Α          | Н        | T1                   | С                  | d        | D         | W         | E1        | F        |
|-------------|------------|----------|----------------------|--------------------|----------|-----------|-----------|-----------|----------|
| TOFNE 20    | 330.0±2.00 | 50 MIN.  | 12.4+2.00 °<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 12.0±0.30 | 1.75±0.10 | 5.5±0.10 |
| TQFN5x6-28  | P0         | P1       | P2                   | D0                 | D1       | Т         | A0        | B0        | K0       |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.10             | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.3±0.05  | 6.5±0.10  | 5.3±0.10  | 1.4±0.10 |

(mm)

# **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN5x6-28   | Tape & Reel | 2500     |

# **Taping Direction Information**

**TQFN5x6-28** 



## **Classification Profile**



## **Classification Reflow Profiles**

| Profile Feature                                                                                   | Sn-Pb Eutectic Assembly                               | Pb-Free Assembly                   |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts)         | 100 °C<br>150 °C<br>60-120 seconds                    | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (Tsmax to Tp)                                                                | 3 °C/second max.                                      | 3 °C/second max.                   |
| Liquidous temperature (TL) Time at liquidous (tL)                                                 | 183 °C<br>60-150 seconds                              | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>P</sub> )*                                                  | See Classification Temp in table 1                    | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> ) | 20** seconds                                          | 30** seconds                       |
| Average ramp-down rate (Tp to Tsmax)                                                              | 6 °C/second max.                                      | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                     | 6 minutes max.                                        | 8 minutes max.                     |
| * Tolerance for neak profile Temperat                                                             | ure (T <sub>n</sub> ) is defined as a supplier minimu | m and a user maximum               |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>ε350 |
|----------------------|--------------------------------|--------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                         |
| ε2.5 mm              | 220 °C                         | 220 °C                         |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                          |
| ε2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                          |

# **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>j</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| ТСТ           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                               |
| MM            | JESD-22, A115      | VMM≧200V                               |
| Latch-Up      | JESD 78            | 10ms, 1tr≧100mA                        |

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.

# JTMA7083

# **Customer Service**