1.5MHz, 1A Synchronous Buck Regulator

## **Features**

- 1A Output Current
- Wide 2.7V~6.0V Input Voltage
- Fixed 1.5MHz Switching Frequency
- Low Dropout Operating at 100% Duty Cycle
- Synchronous Rectifier
- 0.6V Reference Voltage
- <0.5∝A Input Current During Shutdown
- Short-Circuit Protection
- Over-Temperature Protection
- Available in TDFN2x2-6 Packages
- Lead Free and Green Devices Available
  (RoHS Compliant)

# **General Description**

JTMA7178A is a 1.5MHz high efficiency monolithic synchronous buck regulator. Design with current mode scheme, the JTMA7178A is stable with ceramic output capacitor. Input voltage from 2.7V to 6.0V makes the JTMA7178A ideally suited for single Li-Ion battery powered applications. 100% duty cycle provides low dropout operation, extending battery life in portable electrical devices. The internally fixed 1.5MHz operating frequency allows the using of small surface mount inductors and capacitors. The synchronous switches included inside increase the efficiency and eliminate the need of an external Schottky diode.

The JTMA7178A is available in TDFN2x2-6 packages.

# Simplified Application Circuit



R2  $\delta$  200K& is recommended Place C1 closed VIN/GND. Without via hole is recommended.

# Applications

- HD STB
- BT Mouse
- PND Instrument
- Portable Instrument

# **Pin Configuration**



JIATAIMU reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Vоит

# **Ordering and Marking Information**

| JTMA7178A     |     |                                                                         | Package Code                                                                                                                                                            |
|---------------|-----|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |     | Assembly Material<br>Handling Code<br>Temperature Range<br>Package Code | QB: TDFN2x2-6<br>Operating Ambient Temperature Range<br>I : -40 to 85 C °<br>Handling Code<br>TR : Tape & Reel<br>Assembly Material<br>G : Halogen and Lead Free Device |
| JTMA7178AQB : | 78A | X - Date Code                                                           |                                                                                                                                                                         |

Note: JIATAIMU lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. JIATAIMU lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. JIATAIMU defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

# Absolute Maximum Ratings (Note 1)

| Symbol | Parameter                                      | Rating             | Unit |
|--------|------------------------------------------------|--------------------|------|
| Vin    | Input Bias Supply Voltage (VIN to GND)         | -0.3 ~ 7           | V    |
|        | RUN, FB, SW to GND Voltage                     | -0.3 ~ VIN+0.3     | V    |
| PD     | Power Dissipation                              | Internally Limited | W    |
|        | Maximum Junction Temperature                   | 150                | °C   |
| Tstg   | Storage Temperature                            | -65 ~ 150          | °C   |
| TSDR   | Maximum Lead Soldering Temperature, 10 Seconds | 260                | °C   |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Thermal Characteristics**

| Symbol | Parameter                                                        | Typical Value | Unit |
|--------|------------------------------------------------------------------|---------------|------|
| ۹      | Junction-to-Ambient Resistance in Free Air (Note 2)<br>TDFN2x2-6 | 165           | °C/W |

Note 2: Jun is measured with the component mounted on a high effective thermal conductivity test board in free air.

# Recommended Operating Conditions (Note 3)

| Symbol | Parameter                              | Range                 | Unit |
|--------|----------------------------------------|-----------------------|------|
| VIN    | Input Bias Supply Voltage (VIN to GND) | 2.7 ~ 6               | V    |
| Vout   | Converter Output Voltage               | 0.6 ~ V <sub>IN</sub> | V    |
| Іоит   | Converter Output Current               | 0~1                   | А    |
| L1     | Converter Output Inductor              | 1.0 ~ 10              | ∝H   |

# Recommended Operating Conditions (Note 3) (Cont.)

| Symbol | Parameter                  | Range     | Unit |
|--------|----------------------------|-----------|------|
| CIN    | Converter Input Capacitor  | 4.7 ~100  | ∝F   |
| Соит   | Converter Output Capacitor | 4.7 ~100  | ∝F   |
| TA     | Ambient Temperature        | -40 ~ 85  | °C   |
| ТJ     | Junction Temperature       | -40 ~ 125 | °C   |

Note 3: Refer to the typical application circuit

# **Electrical Characteristics**

Unless otherwise specified, these specifications apply over V\_IN=3.6V and T\_A= 25  $_{\circ}C.$ 

| Symbol             | Parameter                              | Test Conditions                                                               |       | JTMA7178A |       |      |
|--------------------|----------------------------------------|-------------------------------------------------------------------------------|-------|-----------|-------|------|
| Symbol             | Falantetei                             | Test conditions                                                               | Min.  | Тур.      | Max.  | Unit |
| SUPPLY             | VOLTAGE AND CURRENT                    |                                                                               |       |           |       |      |
| Vin                | Input Voltage Range                    |                                                                               | 2.7   | -         | 6     | V    |
| Isd                | Shutdown Input Current                 | RUN = GND                                                                     | -     | -         | 0.5   | ∞A   |
| POWER              | -ON-RESET (POR) and LOCKOUT VOLTAGE    | THRESHOLDS                                                                    | •     |           |       |      |
|                    | UVLO Threshold                         |                                                                               | 2.1   | 2.35      | 2.6   | V    |
|                    | UVLO Hysteresis                        |                                                                               | -     | 0.1       | -     | V    |
| REFERE             |                                        |                                                                               | •     |           |       |      |
| VREF               | Reference Voltage                      | V <sub>IN</sub> =2.7V~6V, T <sub>A</sub> = -40~85 C                           | 0.588 | 0.6       | 0.612 | V    |
|                    | Output Voltage Accuracy                | 0A < Iout < 1A                                                                | -2.5  | -         | +2.5  | %    |
| IFB                | FB Input Current                       |                                                                               | -50   | -         | 50    | nA   |
| INTERN             | AL POWER MOSFETS                       |                                                                               |       |           |       |      |
| Fsw                | Switching Frequency                    |                                                                               | 1.2   | 1.5       | 1.8   | MHz  |
|                    | Foldback Frequency                     | $V_{FB} = 0.1V$                                                               | -     | 210       | -     | kHz  |
|                    | Foldback Threshold Voltage on FB       | V <sub>FB</sub> Falling                                                       | -     | 0.2       | -     | V    |
|                    | Foldback Hysteresis                    |                                                                               | -     | 50        | -     | mV   |
| Rp-fet             | High Side N-FET Switch ON Resistance   | Isw=200mA                                                                     | -     | 0.28      | -     | &    |
| R <sub>N-FET</sub> | Low Side P-FET Switch ON Resistance    | Isw=200mA                                                                     | -     | 0.25      | -     | &    |
|                    | Minimum On-Time                        |                                                                               | -     | -         | 100   | ns   |
|                    | Maximum Duty Cycle                     |                                                                               | -     | -         | 100   | %    |
| PROTEC             | TION                                   |                                                                               | •     |           |       |      |
| Ішм                | Maximum Inductor Current-Limit         | $I_{\text{P-FET}}, 2.7\text{V} \! \leq \! V_{\text{IN}} \! \leq \! 6\text{V}$ | 1.4   | 1.6       | -     | А    |
| Тотр               | Over-Temperature Protection            | TJ Rising                                                                     | -     | 150       | -     | °C   |
|                    | Over-Temperature Protection Hysteresis | TJFalling                                                                     | -     | 30        | -     | ]    |

# **Electrical Characteristics (Cont.)**

Unless otherwise specified, these specifications apply over V<sub>IN</sub>=3.6V and T<sub>A</sub>= 25  $_{\circ}$ C.

| Symbol | Parameter                | Test Conditions             | JTMA7178A |      |      | Unit     |
|--------|--------------------------|-----------------------------|-----------|------|------|----------|
| C y    |                          |                             | Min.      | Тур. | Max. | <b>O</b> |
| START- | UP AND SHUTDOWN          |                             |           |      |      |          |
| Tss    | Soft-Start Duration      | (Note 4)                    | -         | 0.7  | -    | ms       |
|        | RUN Input High Threshold | V <sub>IN</sub> = 2.7V~6V   | -         | -    | 1    | V        |
|        | RUN Input Low Threshold  | V <sub>IN</sub> = 2.7V~6V   | 0.4       | -    | -    | V        |
|        | RUN Leakage Current      | $V_{RUN} = 5V, V_{IN} = 5V$ | -1        | -    | 1    | ∞A       |

# **Typical Operating Characteristics**

(Refer to the application circuit in the section "Typical Application Circuits", V<sub>IN</sub>=3.6V, V<sub>OUT</sub>=1.8V, T<sub>A</sub>=25<sub>0</sub>C unless otherwise specified )









Supply Voltage vs. ON Resistance



# **Operating Waveforms**

(Refer to the application circuit in the section "Typical Application Circuits", V<sub>IN</sub>=3.6V, V<sub>OUT</sub>=1.8V, T<sub>A</sub>=25<sub>o</sub>C unless otherwise specified)





# Normal Operation

### Copyright ♥ JIATAIMU Electronics Corp. Rev. A.1 - Sep., 2012

6

# **Pin Description**

| Р   | IN   | FUNCTION                                                                                                                                                                                                                                   |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME |                                                                                                                                                                                                                                            |
| 1   | NC   | No Internal Connection.                                                                                                                                                                                                                    |
| 2   | RUN  | Enable Control Input. Forcing this pin above 1.0V enables the device. Forcing this pin below 0.4V shuts it down. In shutdown, all functions are disabled to decrease the supply current below 0.5∞A. <b>Do not leave RUN pin floating.</b> |
| 3   | VIN  | Device and Converter Supply Pin. Must be closely decoupled to GND with a 4.7∞F or greater ceramic capacitor.                                                                                                                               |
| 4   | SW   | Switch Node Connected to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFETs switches.                                                                                                            |
| 5   | GND  | Power and Signal Ground.                                                                                                                                                                                                                   |
| 6   | FB   | The feedback voltage is decided by an external resistive divider across the output.                                                                                                                                                        |

# **Block Diagram**



# **Typical Application Circuit**



# **Function Description**

### Main Control Loop

The JTMA7178A is a constant frequency, synchronous rectifier and current-mode switching regulator. In normal operation, the internal P-channel power MOSFET is turned on each cycle. The peak inductor current at which ICMP turn off the P-FET is controlled by the voltage on the COMP node, which is the output of the error amplifier (EAMP). An external resistive divider connected between  $V_{OUT}$  and ground allows the EAMP to receive an output feedback voltage V<sub>FB</sub> at FB pin. When the load current increases, it causes a slightly decrease in V<sub>FB</sub> relative to the 0.6V reference, which in turn causes the COMP voltage to increase until the average inductor current matches the new load current.

### Enable/Shutdown

Driving RUN to the ground places the JTMA7178A in shutdown mode. When in shutdown, the internal power MOSFETs turn off, all internal circuitry shuts down and the quiescent supply current reduces to  $0.5 \propto A$  maximum.

### Slope Compensation and Inductor Peak Current

The JTMA7178A is a peak current mode PWM step down converter. To prevent sub-harmonic oscillations, the JTMA7178A sense the peak current and add slope compensation to stable the converter. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. Normally, this results in a reduction of maximum inductor peak current for duty cycles > 40%. However, the JTMA7178A uses a special scheme that counteracts this compensating ramp, which allows the maximum inductor peak current to remain unaffected throughout all duty cycles.

### **Over-Temperature Protection (OTP)**

The over-temperature circuit limits the junction temperature of the JTMA7178A. When the junction temperature exceeds 150°C, a thermal sensor turns off the both power MOSFETs, allowing the devices to cool. The thermal sensor allows the converters to start a soft-start process and regulate the output voltage again after the junction temperature cools by 30°C. The OTP is designed with a 30°C hysteresis to lower the average Junction Temperature (TJ) during continuous thermal overload conditions, increasing the lifetime of the device.

### **Dropout Operation**

As the input supply voltage decreases to a value approaching the output voltage, the duty cycle increases toward the maximum on time. Further, reduction of the supply voltage forces the main switch to remain on for more than one cycle until it reaches 100% duty cycle. The input voltage minus the voltage drop will determine the output voltage across the P-FET and the inductor. An important detail to remember is that on resistance of P-FET switch will increase at low input supply voltage. Therefore, the user should calculate the power dissipation when the JTMA7178A is used at 100% duty cycle with low input voltage.



# **Application Information**

### Input Capacitor Selection

Because buck converters have a pulsating input current, a low ESR input capacitor is required. This results in the best input voltage filtering, minimizing the interference with other circuits caused by high input voltage spikes. Also, the input capacitor must be sufficiently large to stabilize the input voltage during heavy load transients. For good input voltage filtering, usually a  $4.7 \propto F$  input capacitor is sufficient. It can be increased without any limit for better input-voltage filtering. Ceramic capacitors show better performance because of the low ESR value, and they are less sensitive against voltage transients and spikes compared to tantalum capacitors. Place the input capacitor as close as possible to the input and GND pin of the device for better performance.

### **Inductor Selection**

For high efficiencies, the inductor should have a low DC resistance to minimize conduction losses. Especially at high-switching frequencies the core material has a higher impact on efficiency. When using small chip inductors, the efficiency is reduced mainly due to higher inductor core losses. This needs to be considered when selecting the appropriate inductor. The inductor value determines the inductor ripple current. The larger the inductor value, the smaller the inductor ripple current and the lower the conduction losses of the converter. Conversely, larger inductor values cause a slower load transient response. A reasonable starting point for setting ripple current,  $\Box$ L

is 40% of maximum output current. The recommended inductor value can be calculated as below:

$$L \varepsilon \xrightarrow{V_{OUT} f(1 \square OUT + V_{IN})}{F_{SW} \oplus \squareL}$$

 $I_{L(MAX)} = I_{OUT(MAX)} + 1/2 \times \Box I_{L}$ 

To avoid the saturation of the inductor, the inductor should be rated at least for the maximum output current of the converter plus the inductor ripple current.

### **Output Voltage Setting**

In the adjustable version, the output voltage is set by a resistive divider. The external resistive divider is connected to the output, allowing remote voltage sensing as

shown in "Typical Application Circuits". A suggestion of maximum value of R2 is 200k& to keep the minimum current that provides enough noise rejection ability through the resistor divider. The output voltage can be calculated as below:



### **Output Capacitor Selection**

The current-mode control scheme of the JTMA7178A allows the use of tiny ceramic capacitors. The higher capacitor value provides the good load transients response. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. If required, tantalum capacitors may be used as well. The output ripple is the sum of the voltages across the ESR and the ideal output capacitor.

$$U_{\text{OUT}} = E \frac{V_{\text{OUT}} \oplus \int_{V_{\text{IN}}} \left[ 1 \oplus V_{\text{IN}} \oplus \int_{V_{\text{IN}}} \left[ \text{ESR} + \frac{1}{8 \oplus \text{Fsw} \oplus \text{Cout}} \right] \right]$$

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.



# **Application Information (Cont.)**

**Output Capacitor Selection (Cont.)** 



### **Thermal Consideration**

In most applications, the JTMA7178A does not dissipate much heat due to its high efficiency. But, in applications where the JTMA7178A is running at high ambient temperature with low supply voltage and high duty cycles, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance. To avoid the JTMA7178A from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The power dissipated by the part is approximated:

PD E IOUT2 X (RP-FET X D+RN-FET X (1-D))

The temperature rise is given by:

 $T_R = (P_D)(\bigcup_{A})$ 

Where  $\mathsf{P}_{\mathsf{D}}$  is the power dissipated by the regulator, D is duty cycle of main switch

D = Vout/Vin

The  $\zeta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature, T<sub>J</sub>, is given by:

 $T_J = T_A + T_R$ 

Where T<sub>A</sub> is the ambient temperature.

The maximum power dissipation on the device can be shown as the following figure:



### Layout Consideration

For all switching power supplies, the layout is an important step in the design; especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

- The input capacitor should be placed close to the VIN and GND. Connecting the capacitor and VIN/GND with short and wide trace without any via holes for good input voltage filtering. The distance between VIN/GND to capacitor less than 2mm respectively is recommended.
- 2. To minimize copper trace connections that can inject noise into the system, the inductor should be placed as close as possible to the SW pin to minimize the noise coupling into other circuits.
- 3. The output capacitor should be place closed to VOUT and GND.
- 4. Since the feedback pin and network is a high impedance circuit the feedback network should be routed away from the inductor. The feedback pin and feedback network should be shielded with a ground plane or trace to minimize noise coupling into this circuit.
- 5. A star ground connection or ground plane minimizes ground shifts and noise is recommended.

# **Package Information**

TDFN2x2-6



| S                          | TDFN2x2-6   |      |       |       |  |  |
|----------------------------|-------------|------|-------|-------|--|--|
| S<br>Y<br>M<br>B<br>O<br>L | MILLIMETERS |      | INC   | IES   |  |  |
| ÕL                         | MIN.        | MAX. | MIN.  | MAX.  |  |  |
| А                          | 0.70        | 0.80 | 0.028 | 0.031 |  |  |
| A1                         | 0.00        | 0.05 | 0.000 | 0.002 |  |  |
| A3                         | 0.20        | REF  | 0.008 | REF   |  |  |
| b                          | 0.18        | 0.30 | 0.007 | 0.012 |  |  |
| D                          | 1.90        | 2.10 | 0.075 | 0.083 |  |  |
| D2                         | 1.00        | 1.60 | 0.039 | 0.063 |  |  |
| Е                          | 1.90        | 2.10 | 0.075 | 0.083 |  |  |
| E2                         | 0.60        | 1.00 | 0.024 | 0.039 |  |  |
| е                          | 0.65 BSC    |      | 0.026 | BSC   |  |  |
| L                          | 0.30        | 0.45 | 0.012 | 0.018 |  |  |
| К                          | 0.20        |      | 0.008 |       |  |  |

Note : 1. Followed from JEDEC MO-229 WCCC.

# **Carrier Tape & Reel Dimensions**



| Application | A          | н       | T1                | С                  | d        | D         | w        | E1        | F        |
|-------------|------------|---------|-------------------|--------------------|----------|-----------|----------|-----------|----------|
| TDFN2x2-6   | 178.0±2.00 | 50 MIN. | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 8.0±0.20 | 1.75±0.10 | 3.5±0.05 |
|             |            |         |                   |                    |          |           |          |           |          |
|             | P0         | P1      | P2                | D0                 | D1       | Т         | A0       | B0        | K0       |

(mm)

# **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TDFN2x2-6    | Tape & Reel | 3000     |

# **Taping Direction Information**

### TDFN2x2-6



# **Classification Profile**



Copyright ♥ JIATAIMU Electronics Corp. Rev. A.1 - Sep., 2012

# **Classification Reflow Profiles**

| Profile Feature                                                                                                                                                    | Sn-Pb Eutectic Assembly                  | Pb-Free Assembly                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------|
| Preheat & Soak<br>Temperature min (T <sub>smin</sub> )<br>Temperature max (T <sub>smax</sub> )<br>Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds       | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate<br>(Tsmax to TP)                                                                                                                              | 3 °C/second max.                         | 3 °C/second max.                   |
| Liquidous temperature (TL)<br>Time at liquidous (tL)                                                                                                               | 183 °C<br>60-150 seconds                 | 217 °C<br>60-150 seconds           |
| Peak package body Temperature<br>(T <sub>P</sub> )*                                                                                                                | See Classification Temp in table 1       | See Classification Temp in table 2 |
| Time (tP)** within 5°C of the specified classification temperature (Tc)                                                                                            | 20** seconds                             | 30** seconds                       |
| Average ramp-down rate (Tp to Tsmax)                                                                                                                               | 6 °C/second max.                         | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                                                                      | 6 minutes max.                           | 8 minutes max.                     |
| * Tolerance for peak profile Temperat                                                                                                                              | ure (Tp) is defined as a supplier minimu | m and a user maximum.              |

\*\* Tolerance for time at peak profile temperature (t<sub>p</sub>) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>ε350 |
|----------------------|--------------------------------|--------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                         |
| ε2.5 mm              | 220 °C                         | 220 °C                         |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                          |
| ε2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                          |

# **Reliability Test Program**

| Test item     | Method             | Description                  |
|---------------|--------------------|------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                 |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ Tj=125°C    |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C |
| тст           | JESD-22, A104      | 500 Cycles, -65°C~150°C      |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                     |
| MM            | JESD-22, A115      | VMM≧200V                     |
| Latch-Up      | JESD 78            | 10ms, 1tr≧100mA              |

# **Customer Service**

Copyright ♥ JIATAIMU Electronics Corp. Rev. A.1 - Sep., 2012 16

www.jtmic.com