### 2A, 5V, 1MHz Synchronous Buck Converter

#### **Features**

- High Efficiency up to 94%
- Adjustable Output Voltage from 0.8V to V PVDD
- Operating from 2.9 to 6V Supply
- Integrated 85m& High Side / 75m& Low Side MOSFETs
- Low Dropout Operation: 100% Duty Cycle
- Stable with Low ESR Ceramic Capacitors
- Current up to 2A
- Power-On-Reset Detection on VCC and VIN
- Mode Selestion :

JTMA7322 : Automatic PFM/PWM JTMA7322A : Forced PWM

- Integrate Soft-Start and Soft-Stop
- Over-Temperature Protection
- Over-Voltage Protection
- Under-Voltage Protection
- High/ Low Side Current Limit
- Power Good Indication
- Enable/Shutdown Function
- Available in SOP-8P and TDFN3x3-10 Packages
- Lead Free and Green Devices Available (RoHS Compliant)

### **Pin Configuration**



Exposed Pad (connected to GND plane for better heat dissipation)

### **General Description**

JTMA7322/A is a synchronous buck converters with integrated 85m & high side and 75m & low side power MOSFETs. The JTMA7322/A with a current-mode control scheme can convert wide input voltage of 2.9V to 6V to the output voltage adjustable from 0.8V to 6V to provide excellent output voltage regulation.

The JTMA7322/A is equipped with an automatic Skip/PWM mode operation. At light load, the IC operates in the Skip mode to reduce the switching losses. At heavy load, the IC works in PWM mode.

The JTMA7322/A is also equipped with Power-on-reset, soft start, soft-stop, and whole protections (under-voltage, over-voltage, over-temperature and current-limit) into a single package.

This device, available in SOP-8, TDFN3x3-10 packages, provides a very compact system solution external components and PCB area.

### **Applications**

- Notebook Computer & UMPC
- LCD Monitor/TV
- Set-Top Box
- DSL, Switch HUBr
- Portable Instrument

### **Simplified Application Circuit**



JIATAIMU reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

### **Ordering and Marking Information**



Note: JIATAIMU lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. JIATAIMU lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. JIATAIMU defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

### Absolute Maximum Ratings (Note 1)

| Symbol   | Parameter                      |                                                | Rating             | Unit |
|----------|--------------------------------|------------------------------------------------|--------------------|------|
| VIN, VCC | VIN and VCC Input Voltage      |                                                | -0.3 ~ 7           | V    |
| VLX      | LX to GND Voltage              | >20ns                                          | -1 ~Vin+0.3        | V    |
| V LX     | EX to GIVE Voltage             | <20ns                                          | VPGND -5V ~9V      | ·    |
|          | FB, EN, POK to GND Voltage     |                                                | -0.3 ~ 6.5         | V    |
| Po       | Power Dissipation              |                                                | Internally Limited | W    |
| TJ       | Junction Temperature           |                                                | 150                | °C   |
| Тѕтѕ     | Storage Temperature            |                                                | -65 ~ 150          | °C   |
| Tsdr     | Maximum Lead Soldering Tempera | Maximum Lead Soldering Temperature(10 Seconds) |                    | °C   |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

#### **Thermal Characteristics**

| Symbol | Parameter                                                          | Typical Value | Unit |
|--------|--------------------------------------------------------------------|---------------|------|
| \JA    | Junction-to-Ambient Resistance in Free Air (Note 2) SOP- TDFN3x3-1 | -             | °C/W |
| (JC    | Junction-to-Case Resistance in Free Air (Note 3)  SOP- TDFN3x3-1   |               | °C/W |

Note 2:  $\bigcup_{A}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of SOP-8 and TDFN3x3-10 is soldered directly on the PCB.

Note 3: The case temperature is measured at the center of the exposed pad on the underside of the SOP-8 package.

## **Recommended Operating Conditions** (Note 4)

| Symbol | Parameter                | Range     | Unit |
|--------|--------------------------|-----------|------|
| Vcc    | VCC Supply Voltage       | 2.9~ 6    | V    |
| Vin    | VIN Supply Voltage       | 2.6~6     | V    |
| Vоит   | Converter Output Voltage | 0.8~6     | V    |
| L      | Inductance               | 1~4.7     | ∞H   |
| Соит   | Output Capacitor         | 10~220    | ∞F   |
| Іоит   | Converter Output Current | 0~2       | Α    |
| TA     | Ambient Temperature      | -40 ~ 85  | °C   |
| TJ     | Junction Temperature     | -40 ~ 125 | °C   |

Note 4: Refer to the typical application circuit.

### **Electrical Characteristics**

Unless otherwise specified, these specifications apply over  $V_{\text{CC}}=V_{\text{IN}}=5V$ ,  $V_{\text{OUT}}=3.3V$  and  $T_{\text{A}}=-40\sim85$  °C. Typical values are at  $T_{\text{A}}=25$  °C.

| Symbol   | Parameter                     | Test Conditions               | JTMA7    |       | Ά    | Unit |
|----------|-------------------------------|-------------------------------|----------|-------|------|------|
|          | Farameter                     | rest conditions               | Min.     | Тур.  | Max. |      |
| SUPPLY   | CURRENT                       |                               | •        | •     |      |      |
| Ivcc     | VCC Supply Current            | V <sub>FB</sub> =0.7V         | -        | 460   | _    | ∞A   |
| Ivcc_sdh | VCC Shutdown Supply Current   | EN=GND                        | -        | -     | 40   | ∞A   |
| POWER-   | ON-RESET (POR)                | ·                             |          |       |      |      |
|          | VCC POR Voltage Threshold     | Vcc Rising                    | -        | 2.7   | _    | V    |
|          | VCC POR Voltage Hysteresis    | Vcc Falling                   | -        | 200   | _    | mV   |
|          | VCC Debounce Time             |                               | -        | 10    | _    | ∞s   |
|          | VIN POR Voltage Threshold     | V <sub>IN</sub> Rising        | -        | 2.3   | _    | V    |
|          | VIN POR Voltage Hysteresis    | V <sub>IN</sub> Falling       | -        | 50    | -    | mV   |
| REFERE   | NCE VOLTAGE                   |                               | •        | •     |      |      |
| Vref     | Reference Voltage             |                               | -        | 0.8 - | _    | V    |
| VKEF     | Note to the voltage           | All temperature               | -1       | -     | +1   | %    |
|          | Output Accuracy               | Iоит=10mA~3A, Vcc=2.9~5V      | -1.5     | -     | +1.5 | %    |
| OSCILLA  | TOR and DUTY CYCLE            |                               | <b>'</b> | •     | •    | •    |
| Fosc     | Oscillator Frequency          |                               | 0.85     | 1     | 1.15 | MHz  |
|          | Maximum Converter's Duty      | V <sub>FB</sub> =0.7V         | -        | 100   | _    | %    |
|          | Minimum on Time               |                               | -        | 70    | _    | ns   |
| POWER I  | MOSFET                        | •                             | •        |       |      | 1    |
|          | High Side P-MOSFET Resistance | Vcc=Vin=5V, ILX=0.5A, TA=25°C | -        | 85    | 115  | m&   |
|          | Low Side N-MOSFET Resistance  | Vcc=ViN=5V, ILx=0.5A, Ta=25℃  | -        | 75    | 105  | m&   |

# JTMA7322/A

### **Electrical Characteristics (Cont.)**

Unless otherwise specified, these specifications apply over  $V_{\text{CC}}=V_{\text{IN}}=5V$ ,  $V_{\text{OUT}}=3.3V$  and  $T_{\text{A}}=-40\sim85$  °C. Typical values are at  $T_{\text{A}}=25$  °C.

| Symbol   | Parameter                                            | Test Conditions                       | JTMA7322/A |       | /A   | Unit              |
|----------|------------------------------------------------------|---------------------------------------|------------|-------|------|-------------------|
| Syllibol | Farameter                                            | Test Conditions                       | Min.       | Тур.  | Max. |                   |
| CURREN   | T -MODE PWM CONVERTER                                |                                       |            |       | •    | · · ·             |
| Gm       | Error Amplifier Transconductance                     |                                       | -          | 680   | -    | ∞A/V              |
|          | Error Amplifier DC Gain                              | COMP=NC                               | -          | 50    | -    | dB                |
|          | Current Sense Resistance                             |                                       | -          | 400   | -    | m&                |
| T□       | Dead Time                                            |                                       | -          | 20    | -    | ns                |
| PROTEC   | EIONS                                                |                                       | •          | •     |      |                   |
| Інм      | High Side MOSFET Current-Limit                       | Peak Current                          | 3          | 4     | 5    | Α                 |
| Тотр     | Over-temperature Trip Point (Re-softstart after OTP) |                                       | -          | 160   | ı    | °C                |
|          | Over-temperature Hysteresis                          |                                       | -          | 50    | i    | °C                |
|          | Over- Voltage Protection Threshold                   |                                       | 120        | 125   | 130  | %V <sub>REF</sub> |
|          | OVP Debounce Time                                    |                                       | -          | 3     | -    | ∝s                |
|          | Under-Voltage Protection Threshold                   |                                       | 45         | 50    | 55   | %V <sub>REF</sub> |
|          | UVP Debounce Time                                    |                                       | -          | 3     | -    | ∞s                |
|          | Low Side Switch Current-Limit                        | From Drain to Source                  | -          | -1.9  | -    | Α                 |
| SOFT-ST  | ART, ENABLE and INPUT CURRENT                        | rs                                    | •          | •     |      |                   |
|          | Soft Start time                                      |                                       | -          | 2.5   | -    | ms                |
|          | EN Enable Threshold Voltage                          | VEN Rising                            | 0.8        | -     | 1.3  | V                 |
|          | EN Threshold Hysteresis                              |                                       | -          | 0.2   | -    | V                 |
|          | EN Pull High Resistance                              |                                       | -          | 300   | -    | K&                |
| POWER (  | GOOD                                                 |                                       |            |       |      |                   |
|          |                                                      | POK in from lower<br>(POK goes high)  | 85         | 87.5  | 90   | %Vоит             |
|          | POK Threshold                                        | POK low hysteresis                    | -          | 5     | ı    | %Vоит             |
|          |                                                      | POK in from higher<br>(POK goes high) | 110        | 112.5 | 115  | %Vоит             |
|          |                                                      | POK high hysteresis                   | -          | 5     | -    | %Vоит             |
|          | POK Pull Low Resistance                              |                                       | -          | 1     | -    | k&                |
|          | POK Low-to-High Debounce Time                        |                                       | -          | 0.5   | -    | ms                |

# JTMA7322/A

## **Pin Description**

|       | Pin      |             | Function                                                                                                                                                                                                                                 |
|-------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ı     | NO.      | Name        | T different                                                                                                                                                                                                                              |
| SOP-8 |          |             |                                                                                                                                                                                                                                          |
| 1     | 7        | VCC         | Signal Input. VCC supplies the control circuitry, gate drivers. Connecting a ceramic bypass capacitor from VCC to GND to eliminate switching noise and voltage ripple on the input to                                                    |
| 2     | 2 8 POK  |             | Power Good Output. This pin is open-drain logic output that is pulled to ground when the output voltage is not within ±12.5% of regulation point. The POK pin, if used, needs an external pull high resistor in the range of 30k&~100k&. |
| 3     | 9        | GND         | Ground. Power and signal ground.                                                                                                                                                                                                         |
| 4     | 10       | FB          | Output Feedback Input. The JTMA7322/A senses the feedback voltage via FB and regulates the voltage at 0.8V. Connecting FB with a resistor-divider from the converter's output sets the output voltage.                                   |
| 5     | 5 1 EN   |             | Enable Input. EN is a digital input that turns the regulator on or off. Driving the EN high turns on the regulator, otherwise, driving it low turns it off. The EN pin is internally pulled high via a $300 k\Omega$ resistor.           |
| 6     | 2, 3     | PGND        | Power Ground.                                                                                                                                                                                                                            |
| 7     | 7 4,5 LX |             | Power Switching Output. LX is the Junction of the high-side and low-side Power MOSFETs to supply power to the output LC filter.                                                                                                          |
| 8     | 6        | VIN         | Power Input. VIN supplies the step-down converter switches.                                                                                                                                                                              |
| 9     | 11       | Exposed Pad | Exposed pad. Connect the exposed pad to the system ground plan with large copper area for dissipating heat into the ambient air.                                                                                                         |

### **Typical Operating Characteristics**













### **Operating Waveforms**

The test condition is JTMA7322, V<sub>IN</sub>=V<sub>CC</sub>=5V, V<sub>OUT</sub>=1.8V, C<sub>OUT</sub> =22∝Fx2, L=2.2∝H, T<sub>A</sub>= 25₀C unless otherwise specified.

#### **Enable without Loading**



No load, Enable Power On CH1: V<sub>EN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 1V/Div, DC CH3: V<sub>POK</sub>, 5V/Div, DC CH4: I<sub>L</sub>, 1A/Div, DC TIME: 1ms/Div

**Enable with 1A Loading** 



IOUT=1A, Enable Power On CH1: VEN, 5V/Div, DC CH2: VOUT, 1V/Div, DC CH3: VPOK, 5V/Div, DC CH4: IL, 1A/Div, DC TIME: 1ms/Div

#### **Shutdown without Loading**



No load , Enable Power On CH1: VEN, 5V/Div, DC CH2: VOUT, 1V/Div, DC CH3: VPOK, 5V/Div, DC CH4: IL, 1A/Div, DC TIME: 200∞s/Div

#### Shutdown with 1A Loading



IOUT=1A, Enable Power On CH1: VEN, 5V/Div, DC CH2: VOUT, 1V/Div, DC CH3: VPOK, 5V/Div, DC CH4: IL, 1A/Div, DC TIME: 100∝s/Div

### **Operating Waveforms**

The test condition is JTMA7322,  $V_{IN}=V_{CC}=5V$ ,  $V_{OUT}=1.8V$ ,  $C_{OUT}=22 \times Fx2$ ,  $L=2.2 \times H$ ,  $T_{A}=25 \cdot C$  unless otherwise specified.

#### **Load Transient**



 $Iou\tau$ =100mA-2A-100mA, Slew Rate=1A/ $\infty$ s CH1: Vou $\tau$ , 100mV/Div, offset=1.8V

CH2: Iout, 1A/Div, DC TIME: 20∝s/Div

#### **Load Transient**



Iouт=1A-2A-1A, Slew Rate=1A/∞s CH1: Vout, 100mV/Div, offset=1.8V

CH2: Iout, 1A/Div, DC TIME: 20∝s/Div

#### **Current Limit**



CH1: Vout ,1V/Div, DC CH2: VPOK, 5V/Div, DC CH3: Iout, 2A/Div, DC TIME: 200∞s/Div

#### **Over Voltage Protection**



IOUT=100mA, a 2.5V power source is externally

attached to Vout CH1: Vout, 1V/Div, DC CH2: VPOK, 5V/Div, DC CH3: IL, 2A/Div, DC TIME: 200∝s/Div

### **Operating Waveforms**

The test condition is JTMA7322,  $V_{IN}=V_{CC}=5V$ ,  $V_{OUT}=1.8V$ ,  $C_{OUT}=22$   $\propto$  Fx2, L=2.2  $\propto$  H,  $T_{A}=25$   $\sim$  C unless otherwise specified.

#### **Normal Operation in Ligh Load**



Iout=200mA

CH1: Vout, 50mV/Div, offset=1.8V

CH2: V<sub>L</sub>x, 5V/Div, DC CH3: I<sub>L</sub>x, 1A/Div, DC TIME: 2\infty\$S/Div

#### **Normal Operation in Heavy Load**



Iout=2A

CH1: Vout, 50mV/Div, offset=1.8V

CH2: V<sub>L</sub>x, 5V/Div, DC CH3: I<sub>L</sub>x, 1A/Div, DC TIME: 0.5 \( \times \)/Div

### **Block Diagram**



## **Typical Application Circuit**



### **Function Description**

#### VCC and VIN Power-On-Reset (POR)

TThe JTMA7322/A keeps monitoring the voltage on VIN and VCC pins to prevent wrong logic operations which may occur when VIN or VCC voltage is not high enough for internal control circuitry to operate. The VCC POR rising threshold is 2.7V (typical) with 0.2V hysteresis and VIN POR rising threshold is 2.3V with 0.05V hysteresis. During startup, the VCC and VIN voltage must exceed the POR threshold. Then the IC starts a starts-up process and ramps up the output voltage to the voltage target.

#### **Output Under-Voltage Protection (UVP)**

In the operational process, if a short-circuit occurs, the output voltage will drop quickly. Before the current-limit circuit responds, the output voltage will fall out of the required regulation range. The under-voltage continually monitors the FB voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the under-voltage threshold, the IC shuts down converter's output.

The under-voltage threshold is 50% of the nominal output voltage. The under-voltage comparator has a built-in 3∞s noise filter to prevent the chips from wrong UVP shutdown being caused by noise. The JTMA7322/A will be latched after under-voltage protection.

#### **Over-Voltage Protection (OVP)**

The over-voltage function monitors the output voltage by FB pin. When the FB voltage increases over 125% of the reference voltage due to the high-side MOSFET failure or for other reasons, the over-voltage protection comparator will force the low-side MOSFET gate driver high till the occurence of low-side current limit. This action actively pulls down the output voltage. As soon as the output voltage is less than 0.2V, the JTMA7322/A will be latched off and needs a POR or enable to recover to normal operation.

#### **Over-Temperature Protection (OTP)**

The over-temperature circuit limits the junction temperature of the JTMA7322/A. When the junction temperature exceeds TJ = 160<sub>o</sub>C, a thermal sensor turns off the both power MOSFETs, allowing the devices to cool.

The thermal sensor allows the converters to start a startup process and to regulate the output voltage again after the junction temperature cools by 50°C. The OTP is designed with a 50°C hysteresis to lower the average TJ during continuous thermal overload conditions, increasing lifetime of the JTMA7322/A.

#### **Current-Limit Protection**

The JTMA7322/A monitors the output current, flows through the high-side and low-side power MOSFETs, and limits the current peak at current-limit level to prevent the IC from damaging during overload, short-circuit and overvoltage conditions. Typical high side power MOSFET current limit is 3A, and low side MOSFET current limit is 1.9A.

#### Soft-Start

The JTMA7322/A has a built-in soft-start to control the rise rate of the output voltage and limit the input current surge during start-up. During soft-start, an internal voltage ramp connected to one of the positive inputs of the error amplifier, rises up from 0V to 0.95V to replace the reference voltage (0.8V) until the voltage ramp reaches the reference voltage. During soft-start without output overvoltage, the JTMA7322/A converter is sinking capability is disabled until the output voltage reaches the voltage target.

#### Soft-Stop

At the moment of shutdown controlled by EN signal, under-voltage event or over-temperature protection, the JTMA7322/A initiates a soft-stop process to discharge the output voltage in the output capacitors. Certainly, the load current also discharges the output voltage. During soft-stop, the internal voltage ramp (VRAMP) falls down from 0. 95V to 0V to replace the reference voltage. Therefore, the output voltage falls down slowly at the light load. After the soft-stop interval elapses, the soft-stop process ends and the IC turns on the low-side power MOSFET.

#### **Enable and Shutdown**

Driving EN to ground places the JTMA7322/A in shutdown. In shutdown mode, the internal N-Channel power MOSFET turns off, all internal circuitry shuts down and the quiescent supply current reduces to less than  $20 \times A$ .

### JTMA7322/A

### **Function Description (Cont.)**

#### **Power Good Indicator**

POK is actively held low in shutdown and soft-start status. In the soft-start process, the POK is an open-drain. When the soft-start is finished, the POK is released. In normal operation, the POK window is from 87.5% to 112.5% of the converter reference voltage. When the output voltage has to stay within this window, POK signal will become high after 0.5ms internal delay. When the output voltage outruns 82.5% or 117.5% of the target voltage, POK signal will be pulled low immediately. In order to prevent false POK drop, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient. The POK pin, if used, needs an external pull high resistor, the recommended resistor should be in the range of 30K& to 100K&.

### **Application Information**

#### **Input Capacitor Selection**

Because buck converters have a pulsating input current, a low ESR input capacitor is required. This results in the best input voltage filtering, minimizing the interference with other circuits caused by high input voltage spikes. Also, the input capacitor must be sufficiently large to stabilize the input voltage during heavy load transients. For good input voltage filtering, usually a 22xF input capacitor is sufficient. It can be increased without any limit for better input voltage filtering. Ceramic capacitors show better performance because of the low ESR value, and they are less sensitive against voltage transients and spikes compared to tantalum capacitors. Place the input capacitor as close as possible to the input and GND pin of the device for better performance.

#### Inductor Selection

For high efficiencies, the inductor should have a low dc resistance to minimize conduction losses. Especially at high-switching frequencies the core material has a higher impact on efficiency. When using small chip inductors, the efficiency is reduced mainly due to higher inductor core losses. This needs to be considered when selecting the appropriate inductor. The inductor value determines the inductor ripple current. The larger the inductor value, the smaller the inductor ripple current and the lower the conduction losses of the converter. Conversely, larger

inductor values cause a slower load transient response. A reasonable starting point for setting ripple current,  $\Box l_{\perp}$ , is 40% of maximum output current. The recommended inductor value can be calculated as below:

 $I_{L(MAX)} = I_{OUT(MAX)} + 1/2 \times \square I_{L}$ 

To avoid saturation of the inductor, the inductor should be rated at least for the maximum output current of the converter plus the inductor ripple current.

#### **Output Voltage Setting**

In the adjustable version, the output voltage is set by a resistive divider. The external resistive divider is connected to the output, allowing remote voltage sensing as

shown in "Typical Application Circuits". A suggestion of maximum value of R2 is 300k& to keep the minimum current that provides enough noise rejection ability through the resistor divider. The output voltage can be calculated as below:

$$Vout = VREF \oplus \sqrt{1 + \frac{R1}{R2}}$$

$$Vout$$

$$R1\delta1M\&$$

$$FB$$

$$JTMA7322$$

$$GND$$

$$R2 \delta 300K\&$$

#### **Output Capacitor Selection**

The current-mode control scheme of the JTMA7322 allows the use of tiny ceramic capacitors. The higher capacitor value provides the good load transients response. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. If required, tantalum capacitors may be used as well. The output ripple is the sum of the voltages across the ESR and the ideal output capacitor.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.



### **Application Information (Cont.)**

#### **Output Capacitor Selection (Cont.)**



#### **Layout Considerations**

For all switching power supplies, the layout is an important step in the design; especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

- 1. The input capacitor should be placed close to the VIN and GND. Connect the capacitor and VIN/GND with short and wide trace without any via holes for good input voltage filtering. The distance between VIN/GND to capacitor less than 2mm respectively is recommended.
- 2. To minimize copper trace connections that can inject noise into the system, the inductor should be placed as close as possible to the LX pin to minimize the noise coupling into other circuits.
- 3. The output capacitor should be place closed to VOUT and GND.
- 4. Keep the sensitive small signal nodes (FB) away from switching nodes (LX) on the PCB. Therefore place the feedback divider and the feedback compensation network close to the IC to avoid switching noise. Connect the ground of feedback divider directly to the GND pin of the IC using a dedicated ground trace.
- 5. A star ground connection or ground plane minimizes ground shifts and noise is recommended.

#### **Recommended Minimum Footprint**





### **Package Information**

SOP-8



| S              | SOP-8  |       |        |       |  |
|----------------|--------|-------|--------|-------|--|
| S Y M<br>B O I | MILLIM | ETERS | INCHES |       |  |
| Ď              | MIN.   | MAX.  | MIN.   | MAX.  |  |
| Α              |        | 1.75  |        | 0.069 |  |
| A1             | 0.10   | 0.25  | 0.004  | 0.010 |  |
| A2             | 1.25   |       | 0.049  |       |  |
| b              | 0.31   | 0.51  | 0.012  | 0.020 |  |
| С              | 0.17   | 0.25  | 0.007  | 0.010 |  |
| D              | 4.80   | 5.00  | 0.189  | 0.197 |  |
| E              | 5.80   | 6.20  | 0.228  | 0.244 |  |
| E1             | 3.80   | 4.00  | 0.150  | 0.157 |  |
| е              | 1.27   | BSC   | 0.050  | ) BSC |  |
| h              | 0.25   | 0.50  | 0.010  | 0.020 |  |
| L              | 0.40   | 1.27  | 0.016  | 0.050 |  |
| 0              | 0°     | 8 °   | 0 °    | 8 °   |  |

Note: 1. Follow JEDEC MS-012 AA.

- 2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side.
- 3. Dimension "E" does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 10 mil per side.

# **Package Information**

TDFN3x3-10



| S      |         | TDFN3: | x3-10       |       |
|--------|---------|--------|-------------|-------|
| SYMBOL | MILLIME | TERS   | INCHES      |       |
| ē      | MIN.    | MAX.   | MIN.        | MAX.  |
| Α      | 0.70    | 0.80   | 0.028       | 0.031 |
| A1     | 0.00    | 0.05   | 0.000       | 0.002 |
| А3     | 0.20    | REF    | F 0.008 REF |       |
| b      | 0.18    | 0.30   | 0.007       | 0.012 |
| D      | 2.90    | 3.10   | 0.114       | 0.122 |
| D2     | 2.20    | 2.70   | 0.087       | 0.106 |
| Е      | 2.90    | 3.10   | 0.114       | 0.122 |
| E2     | 1.40    | 1.75   | 0.055       | 0.069 |
| е      | 0.50    | BSC    | 0.020       | BSC   |
| L      | 0.30    | 0.50   | 0.012       | 0.020 |
| K      | 0.20    |        | 0.008       |       |

Note: 1. Followed from JEDEC MO-229 VEED-5.

## **Carrier Tape & Reel Dimensions**



| Application | Α          | Н        | T1                 | С                  | d        | D                 | W         | E1        | F         |
|-------------|------------|----------|--------------------|--------------------|----------|-------------------|-----------|-----------|-----------|
| 000.0       | 330.0±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.05  |
| SOP-8       | P0         | P1       | P2                 | D0                 | D1       | Т                 | A0        | В0        | K0        |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.05           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40±0.20 | 5.20±0.20 | 2.10±0.20 |
| Application | Α          | Н        | T1                 | С                  | d        | D                 | W         | E1        | F         |
| TDENIG 0 40 | 330.0±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.05  |
| TDFN3x3-10  | P0         | P1       | P2                 | D0                 | D1       | Т                 | A0        | В0        | K0        |
|             | 4.0±0.10   | 8.0±0.10 | 2.0±0.05           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 3.30±0.20 | 3.30±0.20 | 1.30±0.20 |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| SOP-8        | Tape & Reel | 2500     |
| TDFN3x3-10   | Tape & Reel | 3000     |

## **Taping Direction Information**

#### SOP-8



#### TDFN3x3-10



### **Classification Profile**



### **Classification Reflow Profiles**

| Profile Feature                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|-------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (Tsmax to Tp)                                                        | 3 °C/second max.                   | 3°C/second max.                    |
| Liquidous temperature (T <sub>L</sub> ) Time at liquidous (t <sub>L</sub> )               | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>P</sub> )*                                          | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (tp)** within 5°C of the specified classification temperature (Tc)                   | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (Tp to Tsmax)                                                      | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                             | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature  $(T_{\text{P}})$  is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>ε350 |
|----------------------|--------------------------------|--------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                         |
| ε2.5 mm              | 220 °C                         | 220 °C                         |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                          |
| ε2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                          |

### **Reliability Test Program**

| Test item     | Method             | Description                  |  |
|---------------|--------------------|------------------------------|--|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                 |  |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ Tj=125°C    |  |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C |  |
| тст           | JESD-22, A104      | 500 Cycles, -65°C~150°C      |  |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                     |  |
| MM            | JESD-22, A115      | VMM≧200V                     |  |
| Latch-Up      | JESD 78            | 10ms, 1tr≥100mA              |  |

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.

# JTMA7322/A

### **Customer Service**