CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

发布时间:2020-04-22 16:02:50 浏览次数:350 作者:oumao18 来源:嘉泰姆
摘要:CXSD62102A降压在not中产生低压芯片组或RAM电源单相,恒定时间,同步PWM控制器,驱动N通道mosfet。CXSD62102A降压以在笔记本电脑中产生低压芯片组或RAM电源。
CXSD62102A单相定时同步的PWM控制器驱动N通道mosfet功率因数调制(PFM)或脉宽调制(PWM)模式下都能瞬态响应和准确的直流电压输出

目录hxM嘉泰姆

1.产品概述                       2.产品特点hxM嘉泰姆
3.应用范围                       4.下载产品资料PDF文档 hxM嘉泰姆
5.产品封装图                     6.电路原理图                   hxM嘉泰姆
7.功能概述                        8.相关产品hxM嘉泰姆

一,产品概述(General Description)    hxM嘉泰姆


  The CXSD62102A is a single-phase, constant on-time,synchronous PWM controller, which drives N-channel MOSFETs. The CXSD62102A steps down high voltage to generate low-voltage chipset or RAM supplies in notebook computers.hxM嘉泰姆
  The CXSD62102A provides excellent transient response and accurate DC voltage output in either PFM or PWM Mode.In Pulse Frequency Mode (PFM), the CXSD62102A provides very high efficiency over light to heavy loads with loading-hxM嘉泰姆
modulated switching frequencies. In PWM Mode, the converter works nearly at constant frequency for low-noise requirements.hxM嘉泰姆
  The CXSD62102A is equipped with accurate positive current limit, output under-voltage, and output over-voltage protections, perfect for NB applications. The Power-On-Reset function monitors the voltage on VCC to prevent wrong operation during power-on. The CXSD62102A has a 1ms digital soft start and built-in an integrated output discharge device for soft stop. An internal integrated soft-hxM嘉泰姆
start ramps up the output voltage with programmable slew rate to reduce the start-up current. A soft-stop function actively discharges the output capacitors.hxM嘉泰姆
  The CXSD62102A is available in 16pin TQFN3x3-16 package respectively.hxM嘉泰姆
二.产品特点(Features)hxM嘉泰姆


Adjustable Output Voltage from +0.6V to +3.3VhxM嘉泰姆
- 0.6V Reference VoltagehxM嘉泰姆
- ±0.6% Accuracy Over-TemperaturehxM嘉泰姆
Operates from An Input Battery Voltage Range ofhxM嘉泰姆
+1.8V to +28VhxM嘉泰姆
REFIN Function for Over-clocking Purpose fromhxM嘉泰姆
0.5V~2.5V rangehxM嘉泰姆
Power-On-Reset Monitoring on VCC pinhxM嘉泰姆
Excellent line and load transient responseshxM嘉泰姆
PFM mode for increased light load efficiencyhxM嘉泰姆
Programmable PWM Frequency from 100kHz to 500kHzhxM嘉泰姆
Built in 30A Output current driving capabilityhxM嘉泰姆
Integrate MOSFET DrivershxM嘉泰姆
Integrated Bootstrap Forward P-CH MOSFEThxM嘉泰姆
Power Good MonitoringhxM嘉泰姆
70% Under-Voltage ProtectionhxM嘉泰姆
125% Over-Voltage ProtectionhxM嘉泰姆
TQFN3x3-16 PackagehxM嘉泰姆
Lead Free and Green Devices Available (RoHS Compliant)hxM嘉泰姆
三,应用范围 (Applications)hxM嘉泰姆


NotebookhxM嘉泰姆
Table PChxM嘉泰姆
Hand-Held PortablehxM嘉泰姆
AIO PChxM嘉泰姆

四.下载产品资料PDF文档 hxM嘉泰姆


需要详细的PDF规格书请扫一扫微信联系我们,还可以获得免费样品以及技术支持hxM嘉泰姆

 QQ截图20160419174301.jpghxM嘉泰姆

五,产品封装图 (Package)hxM嘉泰姆


hxM嘉泰姆

六.电路原理图hxM嘉泰姆


blob.pnghxM嘉泰姆

七,功能概述hxM嘉泰姆


Input Capacitor Selection (Cont.)hxM嘉泰姆
higher than the maximum input voltage. The maximum RMS current rating requirement is approximately IOUT/2,hxM嘉泰姆
where IOUT is the load current. During power-up, the input capacitors have to handle great amount of surge current.hxM嘉泰姆
For low-duty notebook appliactions, ceramic capacitor is recommended. The capacitors must be connected be-hxM嘉泰姆
tween the drain of high-side MOSFET and the source of low-side MOSFET with very low-impeadance PCB layout.hxM嘉泰姆
MOSFET SelectionhxM嘉泰姆
The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs shouldhxM嘉泰姆
be used. The design has to trade off the gate charge with the RDS(ON) of the MOSFET:hxM嘉泰姆
For the low-side MOSFET, before it is turned on, the body diode has been conducting. The low-side MOSFET driverhxM嘉泰姆
will not charge the miller capacitor of this MOSFET.In the turning off process of the low-side MOSFET, thehxM嘉泰姆
load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capaci-hxM嘉泰姆
tor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the low-hxM嘉泰姆
side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFEThxM嘉泰姆
will conduct most of the switching cycle; therefore, when using smaller RDS(ON) of the low-side MOSFET, the con-hxM嘉泰姆
verter can reduce power loss. The gate charge for this MOSFET is usually the secondary consideration. ThehxM嘉泰姆
high-side MOSFET does not have this zero voltage switch-ing condition; in addition, it conducts for less time com-hxM嘉泰姆
pared to the low-side MOSFET, so the switching loss tends to be dominant. Priority should be given to thehxM嘉泰姆
MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.hxM嘉泰姆
The selection of the N-channel power MOSFETs are determined by the R DS(ON), reversing transfer capaci-hxM嘉泰姆
tance (CRSS) and maximum output current requirement.The losses in the MOSFETs have two components:hxM嘉泰姆
conduction loss and transition loss. For the high-side and low-side MOSFETs, the losses are approximatelyhxM嘉泰姆
given by the following equations:hxM嘉泰姆
Phigh-side = IOUT (1+ TC)(RDS(ON))D + (0.5)( IOUT)(VIN)( tSW)FSWhxM嘉泰姆
Plow-side = IOUT (1+ TC)(RDS(ON))(1-D)hxM嘉泰姆
Where TC is the temperature dependency of RDS(ON)FSW is the switching frequencyhxM嘉泰姆
tSW is the switching interval D is the duty cycle Note that both MOSFETs have conduction losses whilehxM嘉泰姆
the high-side MOSFET includes an additional transition loss. The switching interval, tSW, is the function of the reverse transfer capacitance CRSS. The (1+TC) term is a factor in the temperature dependency of the RDS(ON) and can be extracted from the “RDS(ON) vs. Temperature” curve of the power MOSFET. hxM嘉泰姆
Layout ConsiderationhxM嘉泰姆
In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator.hxM嘉泰姆
With power devices switching at higher frequency, the resulting current transient will cause voltage spike acrosshxM嘉泰姆
the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transitionhxM嘉泰姆
of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off,hxM嘉泰姆
current stops flowing in the MOSFET and is freewheeling by the low side MOSFET and parasitic diode. Any parasitichxM嘉泰姆
inductance of the circuit generates a large voltage spike during the switching interval. In general, using short andhxM嘉泰姆
wide printed circuit traces should minimize interconnect- ing impedances and the magnitude of voltage spike.hxM嘉泰姆
Besides, signal and power grounds are to be kept sepa- rating and finally combined using ground plane construc-hxM嘉泰姆
tion or single point grounding. The best tie-point between the signal ground and the power ground is at the nega-hxM嘉泰姆
tive side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are nothxM嘉泰姆
recommended. Below is a checklist for your layout:· Keep the switching nodes (UGATE, LGATE, BOOT,hxM嘉泰姆
and PHASE) away from sensitive small signal nodes since these nodes are fast moving signals.hxM嘉泰姆
Therefore, keep traces to these nodes as short ashxM嘉泰姆
side MOSFET. On the other hand, the PGND trace should be a separate trace and independently go tohxM嘉泰姆
the source of the low-side MOSFET. Besides, the cur-rent sense resistor should be close to OCSET pin tohxM嘉泰姆
avoid parasitic capacitor effect and noise coupling.hxM嘉泰姆
· Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example,hxM嘉泰姆
place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible.)hxM嘉泰姆
· The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capaci-hxM嘉泰姆
tors should be close to the loads. The input capaci-tor’s ground should be close to the grounds of thehxM嘉泰姆
output capacitors and low-side MOSFET.hxM嘉泰姆
· Locate the resistor-divider close to the FB pin to mini-mize the high impedance trace. In addition, FB pinhxM嘉泰姆
traces can’t be close to the switching signal traces (UGATE, LGATE, BOOT, and PHASE).hxM嘉泰姆

Layout Consideration (Cont.)hxM嘉泰姆

possible and there should be no other weak signal traces in parallel with theses traces on any layer.hxM嘉泰姆
· The signals going through theses traces have both high dv/dt and high di/dt with high peak charging andhxM嘉泰姆
discharging current. The traces from the gate drivers to the MOSFETs (UGATE and LGATE) should be shorthxM嘉泰姆
and wide.hxM嘉泰姆
· Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible.hxM嘉泰姆
Minimizing the impedance with wide layout plane be-tween the two pads reduces the voltage bounce ofhxM嘉泰姆
the drain of the MOSFETs (VIN and PHASE nodes) can get better heat sinking.hxM嘉泰姆

· The PGND is the current sensing circuit reference ground and also the power ground of the LGATE low-hxM嘉泰姆

  • CXSD62102ACXSD62102AhxM嘉泰姆

八,相关产品             更多同类产品...... hxM嘉泰姆


Switching Regulator >   Buck ControllerhxM嘉泰姆

Part_No hxM嘉泰姆

Package hxM嘉泰姆

ArchihxM嘉泰姆

tectuhxM嘉泰姆

PhasehxM嘉泰姆

No.ofhxM嘉泰姆

PWMhxM嘉泰姆

OutputhxM嘉泰姆

Output hxM嘉泰姆

CurrenthxM嘉泰姆

(A) hxM嘉泰姆

InputhxM嘉泰姆

Voltage (V) hxM嘉泰姆

ReferencehxM嘉泰姆

VoltagehxM嘉泰姆

(V) hxM嘉泰姆

Bias hxM嘉泰姆

VoltagehxM嘉泰姆

(V) hxM嘉泰姆

QuiescenthxM嘉泰姆

CurrenthxM嘉泰姆

(uA) hxM嘉泰姆

minhxM嘉泰姆

maxhxM嘉泰姆

CXSD6273hxM嘉泰姆

SOP-14hxM嘉泰姆

QSOP-16hxM嘉泰姆

QFN4x4-16hxM嘉泰姆

VM    hxM嘉泰姆

1   hxM嘉泰姆

1     hxM嘉泰姆

30hxM嘉泰姆

2.9    hxM嘉泰姆

13.2hxM嘉泰姆

0.9hxM嘉泰姆

12     hxM嘉泰姆

8000hxM嘉泰姆

CXSD6274hxM嘉泰姆

SOP-8hxM嘉泰姆

VM   hxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

20hxM嘉泰姆

2.9  hxM嘉泰姆

13.2 hxM嘉泰姆

0.8hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6274ChxM嘉泰姆

SOP-8hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

20hxM嘉泰姆

2.9hxM嘉泰姆

13.2hxM嘉泰姆

0.8hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6275hxM嘉泰姆

QFN4x4-24hxM嘉泰姆

VMhxM嘉泰姆

2hxM嘉泰姆

1hxM嘉泰姆

60hxM嘉泰姆

3.1hxM嘉泰姆

13.2hxM嘉泰姆

0.6hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6276hxM嘉泰姆

SOP-8hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

20hxM嘉泰姆

2.2hxM嘉泰姆

13.2hxM嘉泰姆

0.8hxM嘉泰姆

5~12hxM嘉泰姆

2100hxM嘉泰姆

CXSD6276AhxM嘉泰姆

SOP-8hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

20hxM嘉泰姆

2.2hxM嘉泰姆

13.2hxM嘉泰姆

0.8hxM嘉泰姆

5~12hxM嘉泰姆

2100hxM嘉泰姆

CXSD6277/A/BhxM嘉泰姆

SOP8|TSSOP8hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

5hxM嘉泰姆

5hxM嘉泰姆

13.2hxM嘉泰姆

1.25|0.8hxM嘉泰姆

5~12hxM嘉泰姆

3000hxM嘉泰姆

CXSD6278hxM嘉泰姆

SOP-8hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

10hxM嘉泰姆

3.3hxM嘉泰姆

5.5hxM嘉泰姆

0.8hxM嘉泰姆

5hxM嘉泰姆

2100hxM嘉泰姆

CXSD6279BhxM嘉泰姆

SOP-14hxM嘉泰姆

VM   hxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

10hxM嘉泰姆

5hxM嘉泰姆

13.2hxM嘉泰姆

0.8hxM嘉泰姆

12hxM嘉泰姆

2000hxM嘉泰姆

CXSD6280hxM嘉泰姆

TSSOP-24hxM嘉泰姆

|QFN5x5-32hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

2hxM嘉泰姆

20hxM嘉泰姆

5hxM嘉泰姆

13.2hxM嘉泰姆

0.6hxM嘉泰姆

5~12hxM嘉泰姆

4000hxM嘉泰姆

CXSD6281NhxM嘉泰姆

SOP14hxM嘉泰姆

QSOP16hxM嘉泰姆

QFN-16hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

30hxM嘉泰姆

2.9hxM嘉泰姆

13.2hxM嘉泰姆

0.9hxM嘉泰姆

12hxM嘉泰姆

4000hxM嘉泰姆

CXSD6282hxM嘉泰姆

SOP-14hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

30hxM嘉泰姆

2.2hxM嘉泰姆

13.2hxM嘉泰姆

0.6hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6282AhxM嘉泰姆

SOP-14hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

30hxM嘉泰姆

2.2hxM嘉泰姆

13.2hxM嘉泰姆

0.6hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6283hxM嘉泰姆

SOP-14hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

1hxM嘉泰姆

25hxM嘉泰姆

2.2hxM嘉泰姆

13.2hxM嘉泰姆

0.8hxM嘉泰姆

12hxM嘉泰姆

5000hxM嘉泰姆

CXSD6284/AhxM嘉泰姆

LQFP7x7 48hxM嘉泰姆

TQFN7x7-48hxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

6hxM嘉泰姆

0.015hxM嘉泰姆

1.4hxM嘉泰姆

6.5hxM嘉泰姆

-hxM嘉泰姆

5hxM嘉泰姆

1800hxM嘉泰姆

CXSD6285hxM嘉泰姆

TSSOP-24PhxM嘉泰姆

VMhxM嘉泰姆

1hxM嘉泰姆

2hxM嘉泰姆

20hxM嘉泰姆

2.97hxM嘉泰姆

5.5hxM嘉泰姆

0.8hxM嘉泰姆

5~12hxM嘉泰姆

5000hxM嘉泰姆

 hxM嘉泰姆

发表评论

共有条评论
用户名: 密码:
验证码: 匿名发表